

## TLV8x3 3-Pin Voltage Supervisors with Active-Low, Open-Drain Reset

#### 1 Features

- 3-Pin SOT23 Package
- Supply Current: 9 µA (Typical)
- Precision Supply Voltage Monitor: 2.5 V, 3 V, 3.3 V, 5 V
- Power-On Reset Generator with Fixed Delay Time of 200 ms
- Pin-for-Pin Compatible with MAX803
- Temperature Range: -40°C to +125°C
- Open-Drain, RESET Output

#### 2 Applications

- **Factory Automation**
- Portable and Battery-Powered Equipment
- Set-Top Boxes
- Servers
- **Appliances**
- **Electricity Meters**
- **Building Automation**

#### **3 Description**

The TLV8x3 family of supervisory circuits provides circuit initialization and timing supervision, primarily for DSPs and processor-based systems.

The TLV803, TLV853, and TLV863 are functionally equivalent. The TLV853 and TLV863 provide an alternate pinout of the TLV803. The newer TLV803E device is a pin-to-pin alternative to all of these 3.

During power on, RESET asserts when the supply voltage (V<sub>DD</sub>) exceeds 1.1 V. Thereafter, the supervisory circuit monitors V<sub>DD</sub> and keeps RESET active as long as V<sub>DD</sub> remains below the threshold voltage VIT. An internal timer delays the return of the output to the inactive state (high) to ensure proper system reset. The delay time ( $t_{d(typ)}$  = 200 ms) starts after  $V_{DD}$  exceeds the threshold voltage,  $V_{IT}$ . When the supply voltage drops below the VIT threshold voltage, the output is active (low) again. All the devices in this family have a fixed sense-threshold voltage (VIT) set by an internal voltage divider.

The product spectrum is designed for supply voltages of 2.5 V, 3 V, 3.3 V, and 5 V. These devices are available in a 3-pin SOT-23 package. The TLV803 devices are characterized for operation over a temperature range of -40°C to +125°C.

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)   |  |
|-------------|------------|-------------------|--|
| TLV8x3      | SOT-23 (3) | 2.92 mm × 1.30 mm |  |

For all available packages, see the package option (1)addendum at the end of the data sheet.







## **Table of Contents**

| 1 Features                                  | 1              |
|---------------------------------------------|----------------|
| 2 Applications                              | 1              |
| 3 Description                               | 1              |
| 4 Revision History                          | 2              |
| 5 Device Comparison                         | 4              |
| 6 Pin Configuration and Functions           | 4              |
| Pin Functions                               | 4              |
| 7 Specifications                            | 5              |
| 7.1 Absolute Maximum Ratings <sup>(1)</sup> | 5              |
| 7.2 ESD Ratings                             | 5              |
| 7.3 Thermal Information                     | 5              |
| 7.4 Recommended Operating Conditions        | 5              |
| 7.5 Electrical Characteristics              | <mark>6</mark> |
| 7.6 Switching Characteristics               | 6              |
| 7.7 Typical Characteristics                 | 7              |
| 8 Detailed Description                      | 8              |
| 8.1 Overview                                | 8              |
| 8.2 Functional Block Diagram                | 8              |
| 8.3 Feature Description.                    | <mark>8</mark> |
|                                             |                |

| 8.4 Device Functional Modes             | 9  |
|-----------------------------------------|----|
| 9 Application and Implementation        | 10 |
| 9.1 Application Information             | 10 |
| 9.2 Typical Application                 | 11 |
| 10 Power Supply Recommendations         | 12 |
| 11 Layout                               | 13 |
| 11.1 Layout Guidelines                  | 13 |
| 11.2 Layout Example                     | 13 |
| 12 Device and Documentation Support     | 14 |
| 12.1 Device Support                     | 14 |
| 12.2 Documentation Support              | 14 |
| 12.3 Related Links                      | 14 |
| 12.4 Support Resources                  | 14 |
| 12.5 Trademarks                         | 15 |
| 12.6 Electrostatic Discharge Caution    |    |
| 12.7 Glossary                           |    |
| 13 Mechanical, Packaging, and Orderable |    |
| Information                             | 15 |
|                                         |    |
|                                         |    |

#### **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| С | hanges from Revision D (November 2020) to Revision E (December 2020)                                                                                                                              | Page                |
|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|
| • | Corrected missed VDD change from 7 to 6.5 in Absolute Maximum Ratings in note 2                                                                                                                   | 5                   |
| С | hanges from Revision C (September 2015) to Revision D (November 2020)                                                                                                                             | Page                |
| • | Updated the numbering format for tables, figures, and cross-references throughout the document                                                                                                    | 1                   |
| • | Added new sentence regarding TLV803E to <i>Description</i> section                                                                                                                                | <b>1</b>            |
| • | Changed VDD from 7 to 6.5 in Absolute Maximum Ratings                                                                                                                                             | 5                   |
| • | Changed V <sub>OL</sub> @ 500µA from 0.2 to 0.3 in <i>Electrical Characteristics</i>                                                                                                              | 6                   |
| • | Changed I <sub>OH</sub> from 100 nA to 350 nA in <i>Electrical Characteristics</i>                                                                                                                | 6                   |
| • | Changed tw from 1 to 10 µs in Switching Characteristics                                                                                                                                           | 6                   |
| • | Deleted figure Minimum Pulse Duration At V <sub>DD</sub> vs Overdrive Voltage in Typical Characteristics                                                                                          | 7                   |
| • | Changed figure from Pulse Duration to $V_{OL}$ , $I_{OL}$ in the Typical Application Section                                                                                                      | 12                  |
| С | hanges from Revision B (August 2011) to Revision C (September 2015)                                                                                                                               | Page                |
| • | Added TLV853 device to data sheet                                                                                                                                                                 | 1                   |
| • | Changed device part numbers shown on page header to show single TLV803 device instead of letter device versions.                                                                                  | ed-<br>1            |
| • | Added Device Information and ESD Ratings tables                                                                                                                                                   | 1                   |
| • | Added Detailed Description, Application and Implementation, Power-Supply Recommendations, Layo<br>Device and Documentation Support, and Mechanical, Packaging, and Orderable Information sections | o <i>ut</i> ,<br>s1 |
| • | Changed Applications section bullets                                                                                                                                                              | 1                   |
| • | Deleted pinouts from front page and moved to Pin Configurations and Functions section                                                                                                             | 1                   |
| • | Changed "free-air temperature" to "junction temperature" in <i>Absolute Maximum Ratings</i> condition sta 5                                                                                       | tement              |

- Changed "free-air temperature" to "junction temperature" in *Electrical Characteristics* condition statement .....6



| • | Changed temperature noted in Switching Characteristics condition statement | 6    |
|---|----------------------------------------------------------------------------|------|
| С | hanges from Revision A (June 2011) to Revision B (August 2011)             | Page |
| • | Added new paragraph regarding TLV863 to <i>Description</i> section         | 1    |
| • | Added TLV863 pinout to front page                                          | 1    |
| • | Added TLV863 to Thermal Information                                        | 5    |
| • | Added TLV863M to Negative-Going Input Threshold Voltage parameter          | 6    |
| • | Added TLV863M to Hysteresis parameter                                      | 6    |
| • | Added TLV863 to Functional Block Diagram                                   | 8    |



#### **5** Device Comparison

| DEVICE  | THRESHOLD VOLTAGE |  |
|---------|-------------------|--|
| TLV803Z | 2.25 V            |  |
| TLV803R | 2.64 V            |  |
| TLV803S | 2.93 V            |  |
| TLV803M | 4.38 V            |  |
| TLV853M | 4.38 V            |  |
| TLV863M | 4.38 V            |  |

#### Table 5-1. Device Threshold Options

#### Table 5-2. Device Family Comparison

| DEVICE | FUNCTION                 |  |
|--------|--------------------------|--|
| TLV803 | Open-Drain, RESET Output |  |
| TLV809 | Push-Pull, RESET Output  |  |
| TLV810 | Push-Pull, RESET Output  |  |

#### **6** Pin Configuration and Functions



Top View

#### **Pin Functions**

| PIN   |        |        |        | 10  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|-------|--------|--------|--------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME  | TLV803 | TLV853 | TLV863 | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| GND   | 1      | 2      | 3      | —   | Ground pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| RESET | 2      | 1      | 1      | 0   | $\label{eq:RESET} \begin{array}{l} \hline RESET \mbox{ is an open-drain output that is driven to a low impedance state} \\ \hline when $RESET$ is asserted. $RESET$ remains low (asserted) for the delay time} \\ \hline (t_d) \mbox{ after } V_{DD} \mbox{ exceeds } V_{IT-}. \mbox{ Use a } 10\mbox{-}k\Omega \mbox{ to } 1\mbox{-}M\Omega \mbox{ pullup resistor on this pin.} \\ \hline The \mbox{ pullup voltage is not limited by } V_{DD}. \end{array}$ |  |
| VDD   | 3      | 3      | 2      | I   | Supply voltage pin. It is good analog design practice to place a $0.1$ - $\mu$ F ceramic capacitor close to this pin.                                                                                                                                                                                                                                                                                                                                          |  |



#### **7** Specifications

#### 7.1 Absolute Maximum Ratings (1)

over operating junction temperature range (unless otherwise noted)

|             |                                                                                          | MIN                                                                               | MAX  | UNIT |  |
|-------------|------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|------|------|--|
| Voltago     | VDD <sup>(2)</sup>                                                                       | 0                                                                                 | 6.5  | V    |  |
| Voltage     | All other pins <sup>(2)</sup>                                                            | -0.3                                                                              | +6.5 | v    |  |
|             | Maximum low output current, I <sub>OL</sub>                                              |                                                                                   | 5    |      |  |
| Current     | Maximum high output current, I <sub>OH</sub>                                             |                                                                                   | -5   | m۸   |  |
| Current     | Input clamp current, $I_{IK}$ (V <sub>I</sub> < 0 or V <sub>I</sub> > V <sub>DD</sub> )  | p current, $I_{IK}$ (V <sub>I</sub> < 0 or V <sub>I</sub> > V <sub>DD</sub> ) ±20 |      |      |  |
|             | Output clamp current, $I_{OK}$ (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>DD</sub> ) |                                                                                   | ±20  |      |  |
| Tomporaturo | Operating junction temperature range, $T_J$                                              | -40                                                                               | 125  | °C   |  |
|             | Storage temperature range, T <sub>stg</sub>                                              | -65                                                                               | 150  | C    |  |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to GND. For reliable operation the device should not be operated at 6.5 V for more than t = 1000h continuously

#### 7.2 ESD Ratings

|        |                            |                                                                                | VALUE | UNIT |
|--------|----------------------------|--------------------------------------------------------------------------------|-------|------|
| V.     | Electrostatic              | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2000 | V    |
| V(ESD) | <sup>(ESD)</sup> discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500  | v    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### 7.3 Thermal Information

|                       |                                              | TLV8x3       |       |  |
|-----------------------|----------------------------------------------|--------------|-------|--|
|                       | THERMAL METRIC <sup>(1)</sup>                | DBZ (SOT-23) | UNITS |  |
|                       |                                              | 3 PINS       |       |  |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 328.5        | °C/W  |  |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 135.4        | °C/W  |  |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         | 58.3         | °C/W  |  |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 5.2          | °C/W  |  |
| Ψјв                   | Junction-to-board characterization parameter | 59.6         | °C/W  |  |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A          | °C/W  |  |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

#### 7.4 Recommended Operating Conditions

at specified temperature range (unless otherwise noted)

|                 |                                | MIN | MAX | UNIT |
|-----------------|--------------------------------|-----|-----|------|
| V <sub>DD</sub> | Supply voltage                 | 1.1 | 6   | V    |
| TJ              | Operating junction temperature | -40 | 125 | °C   |



#### 7.5 Electrical Characteristics

|                  | PARAMETER                             |         | TEST CONDITIONS                                  | MIN   | TYP  | MAX  | UNIT |
|------------------|---------------------------------------|---------|--------------------------------------------------|-------|------|------|------|
|                  |                                       |         | $V_{DD}$ = 2 V to 6 V, I <sub>OL</sub> = 500 µA  |       |      | 0.3  |      |
| V <sub>OL</sub>  | Low-level output voltage              |         | V <sub>DD</sub> = 3.3 V, I <sub>OL</sub> = 2 mA  |       |      | 0.4  | V    |
|                  |                                       |         | V <sub>DD</sub> = 6 V, I <sub>OL</sub> = 4 mA    |       |      | 0.4  |      |
|                  | Power-up reset voltage <sup>(1)</sup> |         | I <sub>OL</sub> = 50 μA, V <sub>OL</sub> < 0.2 V | 1.1   |      |      | V    |
|                  |                                       | TLV803Z |                                                  | 2.20  | 2.25 | 2.30 |      |
| V <sub>IT-</sub> | Negative-going input                  | TLV803R | $T = 40^{\circ} C t_{0} + 125^{\circ} C$         | 2.58  | 2.64 | 2.70 | V    |
|                  | threshold voltage <sup>(2)</sup>      | TLV803S | - 1j 40 C 10 + 125 C                             | 2.87  | 2.93 | 2.99 |      |
|                  |                                       | TLV8x3M |                                                  | 4.28  | 4.38 | 4.48 |      |
|                  |                                       | TLV803Z |                                                  |       | 30   |      |      |
|                  | Liveteracia                           | TLV803R | $T = 25^{\circ}$ $C = 50^{\circ}$ $A$            |       | 35   |      | m)/  |
| Vhys             | Hysteresis                            | TLV803S | - 1 J - 25 C, 1 <sub>OL</sub> - 50 μA            |       | 40   |      | mv   |
|                  |                                       | TLV8x3M |                                                  |       | 60   |      |      |
|                  | Supply current                        |         | V <sub>DD</sub> = 2 V, output unconnected        |       | 9    | 15   |      |
| DD               |                                       |         | V <sub>DD</sub> = 6 V, output unconnected        | 20 30 |      | 30   | - µA |
| I <sub>OH</sub>  | Output leakage current                |         | V <sub>DD</sub> = 6 V                            |       |      | 350  | nA   |

over recommended operating junction temperature range (unless otherwise noted)

(1) The lowest supply voltage at which  $\overline{\text{RESET}}$  becomes valid.  $t_{r,VDD} \le 66.7 \text{ V/ms.}$ 

(2) To ensure best stability of the threshold voltage, place a bypass capacitor (0.1-µF ceramic) near the supply terminals.

#### 7.6 Switching Characteristics

over operating temperature range (unless otherwise noted)

|                | PARAMETER                         | TEST CONDITIONS                                   | MIN | TYP | MAX | UNIT |
|----------------|-----------------------------------|---------------------------------------------------|-----|-----|-----|------|
| t <sub>w</sub> | Pulse duration at V <sub>DD</sub> | $V_{DD}$ = 1.08 $V_{IT-}$ to 0.92 $V_{IT-}$       |     | 10  |     | μs   |
| t <sub>d</sub> | Delay time                        | $V_{DD} \ge V_{IT-} + 0.2 V$ ; see Timing Diagram | 120 | 200 | 280 | ms   |









#### 7.7 Typical Characteristics

at T<sub>J</sub> = 25°C,  $V_{IT-}$  = 4.38 V, and  $V_{DD}$  = 5.0 V (unless otherwise noted)





#### 8 Detailed Description

#### 8.1 Overview

The TLV803 family of supervisory circuits provides circuit initialization and timing supervision. The TLV853 and TLV863 are both functionally equivalent to the TLV803. These devices output a logic low whenever  $V_{DD}$  drops below the negative-going threshold voltage ( $V_{IT-}$ ). The output,  $\overline{RESET}$ , remains low for approximately 200 ms after the  $V_{DD}$  voltage exceeds the positive-going threshold voltage ( $V_{IT-}$  +  $V_{hys}$ ). These devices are designed to ignore fast transients on the  $V_{DD}$  pin.

#### 8.2 Functional Block Diagram



#### 8.3 Feature Description

#### 8.3.1 V<sub>DD</sub> Transient Rejection

The TLV803 has built-in rejection of fast transients on the  $V_{DD}$  pin. The rejection of transients depends on both the duration and the amplitude of the transient. The amplitude of the transient is measured from the bottom of the transient to the negative threshold voltage of the TLV803, as shown in Figure 8-1.



Figure 8-1. Voltage Transient Measurement

The TLV803 does not respond to transients that are fast duration/low amplitude or long duration/small amplitude. Transients meeting or longer than the  $t_w$  specified in the switching characteristics section triggers a reset.



#### 8.3.2 Reset During Power Up and Power Down

The TLV803 output is valid when  $V_{DD}$  is greater than 1.1 V. When  $V_{DD}$  is less than 1.1 V, the output transistor turns off and becomes high impedance. The voltage on the RESET pin rises to the voltage level connected to the pull-up resistor. Figure 8-2 shows a typical waveform for power-up, assuming the RESET pin has a pull-up resistor connected to the  $V_{DD}$  pin.



Figure 8-2. Power-Up Response

#### 8.3.3 Bidirectional Reset Pins

Some microcontrollers have bidirectional reset pins that act as both inputs and outputs. In a situation where the TLV803 is pulling the RESET line low while the microcontroller is trying the force the RESET line high, a series resistor should be placed between the output of the TLV803 and the RESET pin of the microcontroller to protect against excessive current flow. Figure 8-3 shows the connection of the TLV803 to a microcontroller using a series resistor to drive a bidirectional RESET line.



Figure 8-3. Connection To Bidirectional Reset Pin

#### 8.4 Device Functional Modes

#### 8.4.1 Normal Operation (VDD > Power-Up Reset Voltage)

When the voltage on VDD is greater than 1.1 V, the  $\overline{\text{RESET}}$  signal asserts when  $V_{DD}$  is less than  $V_{IT-}$  and deasserts when  $V_{DD}$  is greater than  $V_{IT-}$ .

#### 8.4.2 Power On Reset (VDD < Power-Up Reset Voltage)

When the voltage on VDD is lower than the required voltage to internally pull the asserted output to GND (power-up reset voltage), both outputs are in a high-impedance state.



#### 9 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### 9.1 Application Information

#### 9.1.1 Monitoring Multiple Supplies

Because the TLV803 has an open-drain output, multiple TLV803 outputs can be directly tied together to form a logical OR-ing function for the RESET line. Only one pull-up resistor is required for this configuration. Figure 9-1 shows two TLV803s connected together to provide monitoring of a 3.3-V power rail and a 5.0-V power rail. A reset is generated if either power rail falls below the threshold voltage of its corresponding TLV803.



Figure 9-1. Multiple Voltage Rail Monitoring

#### 9.1.2 Output Level Shifting

The RESET output of the TLV803 can be pulled to a maximum voltage of 6 V and can be pulled higher in voltage than  $V_{DD}$ . It is useful to provide level shifting of the output for cases where the monitored voltage is less than the useful logic levels of the load. Figure 9-2 shows the TLV803Z used to monitor a 2.5-V power rail, with a logic RESET input to a microprocessor that is connected to 5.0 V and has 5.0-V logic levels.





Figure 9-2. Output Voltage Level Shifting

#### 9.2 Typical Application

Figure 9-3 shows TLV803S being used to monitor the supply rail for a DSP, FPGA, or ASIC.



Figure 9-3. Typical Application

#### 9.2.1 Design Requirements

This design calls for a 3.3-V rail to be monitored. The design resets if the supply rail falls below 2.93 V. The output must satisfy 3.3-V CMOS logic.

#### 9.2.2 Detailed Design Procedure

Select the TLV803S to satisfy the voltage threshold requirement.

Place a pullup resistor on RESET to VDD in order to satisfy the output logic requirement.



#### 9.2.3 Application Curves





#### **10 Power Supply Recommendations**

These devices are designed to operate from an input voltage supply range between 1.1 V and 6 V.



## 11 Layout

## 11.1 Layout Guidelines

Place the  $C_{\mbox{\scriptsize IN}}$  decoupling capacitor close to the device.

#### 11.2 Layout Example



Figure 11-1. Layout Example (DBZ Package)



#### 12 Device and Documentation Support

#### 12.1 Device Support

#### 12.1.1 Development Support

#### 12.1.1.1 Evaluation Modules

An evaluation module (EVM) is available to assist in the initial circuit performance evaluation using the TLV803. The TLV803SEVM-019 evaluation module (and related user guide) can be requested at the Texas Instruments website through the product folders or purchased directly from the TI eStore.

#### 12.1.1.2 Spice Models

Computer simulation of circuit performance using SPICE is often useful when analyzing the performance of analog circuits and systems. SPICE models for the TLV803, TLV853, and TLV863 are available through the respective device product folders under *Tools & Software*.

#### **12.2 Documentation Support**

#### 12.2.1 Related Documentation

• TLV803SEVM-019 User's Guide. Literature number SLVU461.

#### 12.3 Related Links

Table 12-1 lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

| PARTS  | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL<br>DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT &<br>COMMUNITY |  |  |  |  |  |  |
|--------|----------------|--------------|------------------------|---------------------|------------------------|--|--|--|--|--|--|
| TLV803 | Click here     | Click here   | Click here             | Click here          | Click here             |  |  |  |  |  |  |
| TLV853 | Click here     | Click here   | Click here             | Click here          | Click here             |  |  |  |  |  |  |
| TLV863 | Click here     | Click here   | Click here             | Click here          | Click here             |  |  |  |  |  |  |

#### Table 12-1. Related Links

#### 12.4 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.



#### 12.5 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### **12.6 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 12.7 Glossary

**TI Glossary** This glossary lists and explains terms, acronyms, and definitions.

#### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



30-Dec-2020

#### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|--------------------|--------------|-------------------------|---------|
|                  |               |              |                    | _    |                |                 | (6)                           |                    |              |                         |         |
| TLV803MDBZR      | ACTIVE        | SOT-23       | DBZ                | 3    | 3000           | RoHS & Green    | NIPDAUAG                      | Level-1-260C-UNLIM | -40 to 125   | VOUQ                    | Samples |
| TLV803MDBZT      | ACTIVE        | SOT-23       | DBZ                | 3    | 250            | RoHS & Green    | NIPDAUAG                      | Level-1-260C-UNLIM | -40 to 125   | VOUQ                    | Samples |
| TLV803RDBZR      | ACTIVE        | SOT-23       | DBZ                | 3    | 3000           | RoHS & Green    | NIPDAUAG                      | Level-1-260C-UNLIM | -40 to 125   | VOSQ                    | Samples |
| TLV803RDBZT      | ACTIVE        | SOT-23       | DBZ                | 3    | 250            | RoHS & Green    | NIPDAUAG                      | Level-1-260C-UNLIM | -40 to 125   | VOSQ                    | Samples |
| TLV803SDBZR      | ACTIVE        | SOT-23       | DBZ                | 3    | 3000           | RoHS & Green    | NIPDAUAG                      | Level-1-260C-UNLIM | -40 to 125   | VOTQ                    | Samples |
| TLV803SDBZT      | ACTIVE        | SOT-23       | DBZ                | 3    | 250            | RoHS & Green    | NIPDAUAG                      | Level-1-260C-UNLIM | -40 to 125   | VOTQ                    | Samples |
| TLV803ZDBZR      | ACTIVE        | SOT-23       | DBZ                | 3    | 3000           | RoHS & Green    | NIPDAUAG                      | Level-1-260C-UNLIM | -40 to 125   | VORQ                    | Samples |
| TLV803ZDBZT      | ACTIVE        | SOT-23       | DBZ                | 3    | 250            | RoHS & Green    | NIPDAUAG                      | Level-1-260C-UNLIM | -40 to 125   | VORQ                    | Samples |
| TLV853MDBZR      | ACTIVE        | SOT-23       | DBZ                | 3    | 3000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | ZGM4                    | Samples |
| TLV853MDBZT      | ACTIVE        | SOT-23       | DBZ                | 3    | 250            | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | ZGM4                    | Samples |
| TLV863MDBZR      | ACTIVE        | SOT-23       | DBZ                | 3    | 3000           | RoHS & Green    | NIPDAUAG                      | Level-1-260C-UNLIM | -40 to 125   | VTWM                    | Samples |
| TLV863MDBZT      | ACTIVE        | SOT-23       | DBZ                | 3    | 250            | RoHS & Green    | NIPDAUAG                      | Level-1-260C-UNLIM | -40 to 125   | VTWM                    | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.



#### www.ti.com

## PACKAGE OPTION ADDENDUM

30-Dec-2020

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

#### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |      |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TLV803MDBZR                 | SOT-23          | DBZ                | 3    | 3000 | 179.0                    | 8.4                      | 3.15       | 2.95       | 1.22       | 4.0        | 8.0       | Q3               |
| TLV803MDBZT                 | SOT-23          | DBZ                | 3    | 250  | 179.0                    | 8.4                      | 3.15       | 2.95       | 1.22       | 4.0        | 8.0       | Q3               |
| TLV803RDBZR                 | SOT-23          | DBZ                | 3    | 3000 | 179.0                    | 8.4                      | 3.15       | 2.95       | 1.22       | 4.0        | 8.0       | Q3               |
| TLV803RDBZT                 | SOT-23          | DBZ                | 3    | 250  | 179.0                    | 8.4                      | 3.15       | 2.95       | 1.22       | 4.0        | 8.0       | Q3               |
| TLV803SDBZR                 | SOT-23          | DBZ                | 3    | 3000 | 179.0                    | 8.4                      | 3.15       | 2.95       | 1.22       | 4.0        | 8.0       | Q3               |
| TLV803SDBZT                 | SOT-23          | DBZ                | 3    | 250  | 179.0                    | 8.4                      | 3.15       | 2.95       | 1.22       | 4.0        | 8.0       | Q3               |
| TLV803ZDBZR                 | SOT-23          | DBZ                | 3    | 3000 | 179.0                    | 8.4                      | 3.15       | 2.95       | 1.22       | 4.0        | 8.0       | Q3               |
| TLV803ZDBZT                 | SOT-23          | DBZ                | 3    | 250  | 179.0                    | 8.4                      | 3.15       | 2.95       | 1.22       | 4.0        | 8.0       | Q3               |
| TLV853MDBZR                 | SOT-23          | DBZ                | 3    | 3000 | 179.0                    | 8.4                      | 3.15       | 2.95       | 1.22       | 4.0        | 8.0       | Q3               |
| TLV853MDBZT                 | SOT-23          | DBZ                | 3    | 250  | 179.0                    | 8.4                      | 3.15       | 2.95       | 1.22       | 4.0        | 8.0       | Q3               |
| TLV863MDBZR                 | SOT-23          | DBZ                | 3    | 3000 | 179.0                    | 8.4                      | 3.15       | 2.95       | 1.22       | 4.0        | 8.0       | Q3               |
| TLV863MDBZT                 | SOT-23          | DBZ                | 3    | 250  | 179.0                    | 8.4                      | 3.15       | 2.95       | 1.22       | 4.0        | 8.0       | Q3               |

TEXAS INSTRUMENTS

www.ti.com

## PACKAGE MATERIALS INFORMATION

5-Jan-2021



| 'All dimensions are nominal |              |                 |      |      |             |            |             |  |  |  |
|-----------------------------|--------------|-----------------|------|------|-------------|------------|-------------|--|--|--|
| Device                      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |  |  |
| TLV803MDBZR                 | SOT-23       | DBZ             | 3    | 3000 | 200.0       | 183.0      | 25.0        |  |  |  |
| TLV803MDBZT                 | SOT-23       | DBZ             | 3    | 250  | 200.0       | 183.0      | 25.0        |  |  |  |
| TLV803RDBZR                 | SOT-23       | DBZ             | 3    | 3000 | 200.0       | 183.0      | 25.0        |  |  |  |
| TLV803RDBZT                 | SOT-23       | DBZ             | 3    | 250  | 200.0       | 183.0      | 25.0        |  |  |  |
| TLV803SDBZR                 | SOT-23       | DBZ             | 3    | 3000 | 200.0       | 183.0      | 25.0        |  |  |  |
| TLV803SDBZT                 | SOT-23       | DBZ             | 3    | 250  | 200.0       | 183.0      | 25.0        |  |  |  |
| TLV803ZDBZR                 | SOT-23       | DBZ             | 3    | 3000 | 200.0       | 183.0      | 25.0        |  |  |  |
| TLV803ZDBZT                 | SOT-23       | DBZ             | 3    | 250  | 203.0       | 203.0      | 35.0        |  |  |  |
| TLV853MDBZR                 | SOT-23       | DBZ             | 3    | 3000 | 200.0       | 183.0      | 25.0        |  |  |  |
| TLV853MDBZT                 | SOT-23       | DBZ             | 3    | 250  | 200.0       | 183.0      | 25.0        |  |  |  |
| TLV863MDBZR                 | SOT-23       | DBZ             | 3    | 3000 | 200.0       | 183.0      | 25.0        |  |  |  |
| TLV863MDBZT                 | SOT-23       | DBZ             | 3    | 250  | 200.0       | 183.0      | 25.0        |  |  |  |

## DBZ 3

## **GENERIC PACKAGE VIEW**

# SOT-23 - 1.12 mm max height SMALL OUTLINE TRANSISTOR



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



4203227/C

## **DBZ0003A**



## **PACKAGE OUTLINE**

## SOT-23 - 1.12 mm max height

SMALL OUTLINE TRANSISTOR



All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
This drawing is subject to change without notice.
Reference JEDEC registration TO-236, except minimum foot length.



## **DBZ0003A**

## **EXAMPLE BOARD LAYOUT**

## SOT-23 - 1.12 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

4. Publication IPC-7351 may have alternate designs.5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## DBZ0003A

## **EXAMPLE STENCIL DESIGN**

## SOT-23 - 1.12 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

7. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated