### **General Description**

The MAX19693 12-bit, 4.0Gsps digital-to-analog converter (DAC) enables direct digital synthesis of highfrequency and wideband signals. The DAC has been optimized for wideband communications, radar, and instrumentation applications. The MAX19693 provides excellent spurious and noise performance and can be used for synthesis of wideband signals in the frequency range from DC to nearly 2GHz. The 4.0Gsps update rate enables digital synthesis of signals with more than 1.5GHz bandwidth.

**EVALUATION KIT AVAILABLE**

The MAX19693 includes four 12-bit multiplexed lowvoltage differential signaling (LVDS) input ports, each operating at up to 1GHz in double data rate (DDR) or quad data rate (QDR) mode. The DAC accepts a clock at 1/2 the DAC update rate, as conversion is triggered on both rising and falling clock edges. The input data rate is 1/4 the DAC update rate (1/2 the clock rate). The MAX19693 provides an LVDS data clock output to simplify interfacing to FPGA or ASIC devices.

The MAX19693 is a current-steering DAC with an integrated, self-calibrated 50Ω differential output termination to ensure optimum dynamic performance. The MAX19693 operates from 3.3V and 1.8V power supplies and consumes 1180mW at 4.0Gsps. The MAX19693 is specified over the extended temperature range (-40°C to +85°C) and is available in a compact 11mm x 11mm, 169 CSBGA package.

### **Applications**

Radar Waveform and LO Signal Synthesis

Digital IF Generation in X-Band Transmitters

Electronic Warfare

Arbitrary Waveform Generators

Direct Digital Synthesis

Automatic Test Equipment

### **Features**

- ♦ **4.0Gsps Output Update Rate**
- ♦ **Industry-Leading Dynamic Performance SFDR\* = 76dBc at fOUT = 400MHz SFDR\* = 70dBc at fOUT = 800MHz Wideband Noise Spectral Density = -164dBm/Hz**
- ♦ **Low-Power Operation 770mW (fDAC = 2000Msps) 1180mW (fDAC = 4000Msps)**
- ♦ **4:1 Multiplexed LVDS Inputs Up to 1000Mwps each port**
- ♦ **Internal 50**Ω **Differential Output Termination**
- ♦ **Input Register Scan Mode for In-Circuit Continuity Verification**
- ♦ **Compact 11mm x 11mm, 169 CSBGA Package**
- ♦ **Evaluation Kit Available (Order MAX19693EVKIT)**

\*Excludes fDAC/2, fDAC/4, and fDAC/2 - fOUT spurs, which are specified separately.

### **Ordering Information**



+Denotes a lead(Pb)-free/RoHS-compliant package.  $D = Dry$  pack.

### **Functional Diagram**



### *MAXIM*

**\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_ Maxim Integrated Products 1**

**For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim's website at www.maxim-ic.com.**

### **ABSOLUTE MAXIMUM RATINGS**

**MAX19693**

**MAX19693** 



**Note 1:** Thermal resistance based on a 4.5in x 5.5in multilayer board.

DDN0–DDN11 to GND, DACREF...........-0.3V to  $(V_{DD1.8} + 0.3V)$ DATACLKP, DATACLKN to GND,

DACREF ..............................................-0.3V to (VDD1.8 + 0.3V) DATACLKP, DATACLKN, SO Continuous Current................8mA Continuous Power Dissipation  $(T_A = +70^{\circ}C)$ 



Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **ELECTRICAL CHARACTERISTICS**

 $(AV_{DD3.3} = 3.3V, V_{DD1.8} = AV_{CLK} = 1.8V, R_{REFES} = 500\Omega, R_{SET} = 2k\Omega, V_{REFIO} =$  external 1.25V, V<sub>CAL</sub> = 3.3V, V<sub>MOD</sub> = 0V, transformercoupled differential output,  $I_{\text{OUT}} = 20 \text{mA}$ ,  $T_{\text{A}} = -40 \degree \text{C}$  to  $+85 \degree \text{C}$ , unless otherwise noted. Typical values are at  $T_{\text{A}} = +25 \degree \text{C}$ .) (Note 2)



### **ELECTRICAL CHARACTERISTICS (continued)**

 $(AV_{DD3.3} = 3.3V, V_{DD1.8} = AV_{\rm CLK} = 1.8V, R_{\rm REFRES} = 500\Omega, R_{\rm SET} = 2k\Omega, V_{\rm REFO} =$  external 1.25V, V<sub>CAL</sub> = 3.3V, V<sub>MOD</sub> = 0V, transformercoupled differential output, I<sub>OUT</sub> = 20mA, T<sub>A</sub> = -40°C to +85°C, unless otherwise noted. Typical values are at T<sub>A</sub> = +25°C.) (Note 2)



### **ELECTRICAL CHARACTERISTICS (continued)**

 $(AV_{DD3.3} = 3.3V, V_{DD1.8} = AV_{\rm CLK} = 1.8V, R_{\rm REFRES} = 500\Omega, R_{\rm SET} = 2k\Omega, V_{\rm REFO} =$  external 1.25V, V<sub>CAL</sub> = 3.3V, V<sub>MOD</sub> = 0V, transformercoupled differential output, I<sub>OUT</sub> = 20mA, T<sub>A</sub> = -40°C to +85°C, unless otherwise noted. Typical values are at T<sub>A</sub> = +25°C.) (Note 2)



**MAXM** 

### **ELECTRICAL CHARACTERISTICS (continued)**

 $(AV_{DD3.3} = 3.3V, V_{DD1.8} = AV_{\rm CLK} = 1.8V, R_{\rm REFRES} = 500\Omega, R_{\rm SET} = 2k\Omega, V_{\rm REFO} =$  external 1.25V, V<sub>CAL</sub> = 3.3V, V<sub>MOD</sub> = 0V, transformercoupled differential output, I<sub>OUT</sub> = 20mA, T<sub>A</sub> = -40°C to +85°C, unless otherwise noted. Typical values are at T<sub>A</sub> = +25°C.) (Note 2)



### **ELECTRICAL CHARACTERISTICS (continued)**

 $(AV_{DD3.3} = 3.3V, V_{DD1.8} = AV_{\rm CLK} = 1.8V, R_{\rm REFRES} = 500\Omega, R_{\rm SET} = 2k\Omega, V_{\rm REFO} =$  external 1.25V, V<sub>CAL</sub> = 3.3V, V<sub>MOD</sub> = 0V, transformercoupled differential output, I<sub>OUT</sub> = 20mA, T<sub>A</sub> = -40°C to +85°C, unless otherwise noted. Typical values are at T<sub>A</sub> = +25°C.) (Note 2)



**Note 2:** All specifications are 100% tested at TA ≥ +25°C. Specifications at TA < +25°C are guaranteed by design and characterization.

**Note 3:** Nominal full-scale current  $I_{\text{OUT}} = 32 \times I_{\text{REF}}$ .

Note 4: R<sub>OUT</sub> can be set to 50Ω as described in the *Output Resistor Calibration* section.

**Note 5:** Transformer-coupled output (Figure 13, V<sub>CAL ≥</sub> 0.7 x AV<sub>DD3.3</sub>).

**Note 6:** CLK input = +10dBm, AC-coupled sine wave.

**Note 7:** Excludes f<sub>DAC</sub>/2, f<sub>DAC</sub>/4, and f<sub>DAC</sub>/2 - f<sub>OUT</sub> spurs, which are specified separately.

**Note 8:** Excludes sinc rolloff inherent in the DAC. Measured single-ended into 50Ω termination.

**Note 9:** Measured differentially into a 50Ω termination resistor.

**Note 10:** Guaranteed by design and characterization.

**Note 11:** Transformer-coupled clock input (Figure 5).

### **Typical Operating Characteristics**

 $(AV_{DD3.3} = 3.3V, V_{DD1.8} = AV_{CLK} = 1.8V, R_{REFRES} = 510Ω, R_{SET} = 2kΩ, P_{CLK} = +10dBm, V_{REFIO} = external 1.25V, V_{CAL} = 3.3V,$ V<sub>MOD</sub> = 0V, transformer-coupled differential output (Figure 13),  $I_{\text{OUT}}$  = 20mA, T<sub>A</sub> = +25°C, unless otherwise noted.)



*IVI A* XI*IV*I

**MAX19693 E6961XVW** 





 $(AV_{DD3.3} = 3.3V, V_{DD1.8} = AV_{CLK} = 1.8V, R_{REFRES} = 510Ω, R_{SET} = 2kΩ, P_{CLK} = +10dBm, V_{REFIO} = external 1.25V, V_{CAL} = 3.3V,$ 

 $V<sub>MOD</sub> = 0V$ , transformer-coupled differential output (Figure 13),  $|_{OUT}$  = 20mA,  $T_A$  = +25°C, unless otherwise noted.)

**Typical Operating Characteristics (continued)**



**MAXIM** 

MAX19693 toc12

MAX19693 toc15

MAX19693 toc18

### **Typical Operating Characteristics (continued)**

 $(AV_{DD3.3} = 3.3V, V_{DD1.8} = AV_{CLK} = 1.8V, R_{REFRES} = 510Ω, R_{SET} = 2kΩ, P_{CLK} = +10dBm, V_{REFIO} = external 1.25V, V_{CAL} = 3.3V,$  $V<sub>MOD</sub> = 0V$ , transformer-coupled differential output (Figure 13),  $|_{OUT}$  = 20mA,  $T_A$  = +25°C, unless otherwise noted.)



*IVI A* XI*IV*I

**MAX19693**

**E6961XVW** 

### **Pin Description**



**MAX19693**

**MAX19693** 

### **Pin Description (continued)**



### **Detailed Description**

The MAX19693 is a high-performance, high-speed, 12 bit current-steering DAC with an integrated 50 $\Omega$  differential output termination. The DAC is capable of operating with a clock rate ( $f_{CLK}$ ) of up to 2.0GHz. Since the output is latched on both rising and falling clock edges, a 2.0GHz clock results in a DAC update rate ( $f_{\text{DAC}}$ ) of 4.0Gsps.

The converter consists of an edge-triggered 4:1 input data multiplexer followed by a current-steering circuit. This circuit is capable of generating differential full-scale currents from 8mA to 20mA. Internal 25Ω resistors on each output, in combination with an external termination, convert the differential current into a voltage. The internal resistors are terminated to the 3.3V analog supply (AV<sub>DD3.3</sub>). The internal termination resistors can be calibrated to an external 510Ω precision resistor. A calibration cycle can be run every time the converter is powered up, or at any other time as long as the clock is operating. An integrated 1.2V bandgap reference, control amplifier, and user-selectable external resistor determine the data converter's full-scale range.

#### **Reference Input/Output**

The MAX19693 supports operation with the on-chip 1.2V bandgap reference or an external reference voltage source. REFIO serves as the input for an external, low-impedance reference source, and as the output if the DAC is operating with the internal reference. For stable operation with the internal reference, decouple REFIO to DACREF with a 1µF capacitor. Since REFIO has a 10kΩ series resistance, buffer REFIO with an external amplifier to drive external loads.

The MAX19693's reference circuit (Figure 1) employs a control amplifier designed to regulate the full-scale current ( $I<sub>OUT</sub>$ ) for the differential current outputs of the DAC. The output current can be calculated as follows:

 $I_{\text{OUT}} = 32 \times I_{\text{RFF}} \times 4095/4096$ 

where IREF is the reference output current ( $I_{REF}$  =  $V_{REFIO}/R_{SET}$ ) and  $I_{OUT}$  is the full-scale output current of the DAC. Located between FSADJ and DACREF, RSET is typically set to 1.92kΩ, resulting in a full-scale current

of 20mA and a maximum of -2.6dBm output power for a CW signal if the internal reference is used. Generally, the dynamic performance of the DAC improves with increasing full-scale current.

REFIO can be driven by an externally applied reference voltage for gain adjustment/level-control purposes. The bandwidth of the control amplifier in Figure 1 is typically less than 100kHz, and the input resistance at REFIO is 10kΩ.



Figure 1. Reference Architecture, Internal Reference **Configuration** 

#### **Analog Outputs**

The MAX19693 is a differential current-steering DAC with built-in, self-calibrated output-termination resistors to optimize performance. The outputs are terminated to AV<sub>DD3.3</sub>, and are calibrated to provide a 50Ω differential output resistance. In addition to the signal current, a constant 10mA current sink is connected to each DAC output. Typically, the outputs are used with a  $50Ω$  balun transformer. If the transformer is center-tapped, it is recommended that the center tap be connected to  $AV<sub>DD3.3</sub>$ . If the transformer is not center-tapped, inductors can be used to pull up the outputs, as shown in Figure 13. Figure 2 shows an equivalent circuit of the internal output structure of the MAX19693.



Figure 2. Equivalent Output Circuit

The output termination resistors  $(R<sub>T</sub>)$  are calibrated to 23.5 $\Omega$ . R<sub>M</sub> (R<sub>M1</sub> + R<sub>M2</sub> + R<sub>M3</sub>) is the resistance of the DAC output traces and bond wires, and is not calibrated. The output resistance is equal to  $2R<sub>T</sub> + 2R<sub>M</sub>$ , and is nominally 50Ω. The MAX19693 is normally used with an external differential 50Ω load (R<sub>L</sub>). For this case, the peak differential output voltage is calculated as follows:

$$
V_{\text{OUT}} = I_{\text{OUT}} \times R_{\text{L}} R_{\text{T}} / (R_{\text{L}} + 2 R_{\text{M}} + 2 R_{\text{T}})
$$

where  $I_{\text{OUT}}$  is the full-scale current, typically set to 20mA. With R<sub>L</sub> = 50Ω, R<sub>T</sub> = 23.5Ω, and R<sub>M</sub> = 1.5Ω,  $V_{\text{OUT}}$  is 0.235V. This corresponds to an output power of -2.6dBm. As shown in Figure 2, the output circuit has some resistive, capacitive, and inductive elements. These elements limit the output bandwidth to 1.5GHz with a resistive differential load of 50 $Ω$ .

#### **Output Resistor Calibration**

The integrated termination resistor  $(R_T)$  must be calibrated to have an accurately known DAC output resistance and voltage. The termination resistors are calibrated to the external reference resistor  $(R_{BFERES})$ connected between REFRES and  $AV<sub>DD3.3</sub>$ . R<sub>REFRES</sub> is nominally 500Ω. A plot showing the typical relation between the DAC output resistance and RREFRES is shown in Figure 3.

The calibration cycle is initiated with a rising edge on CAL. While the clock is running, CAL must be asserted and held high after the supply voltages and the reference voltage have reached steady state. Input data should not be switching while the calibration is running. The duration of the calibration cycle is shorter than 65,536 DAC clock cycles (less than 32.8µs if the converter is operated with a 2GHz clock rate). CAL must be held high for the output resistors to remain calibrated. If the clock is stopped, or if power is cycled, a new calibration cycle must run.



Figure 3. Output Resistance vs. REFRES Resistor



Figure 4. Typical Clock Application Circuit

**MAX19693**

#### **Clock Inputs**

The MAX19693 features a flexible differential clock input (CLKP, CLKN) operating from a separate supply  $(AV<sub>CI K</sub>)$  to achieve the best possible jitter performance. The two clock inputs can be driven from a single-ended or a differential clock source. A sine wave or a square wave can be used. For single-ended operation, drive CLKP with a logic source, and bypass CLKN to GND with a 0.1µF capacitor.

Driving the clocks differentially is recommended for optimum jitter performance. Choose a clock amplitude that is as large as possible (without the clock voltage at the CLKN and CLKP going more than 300mV below ground or above the  $AV_{CLK}$  supply voltage) to minimize jitter. For an AC-coupled, differential sine-wave clock, using the input circuit of Figure 4 or 5, clock power should not be higher than 15dBm.

The MAX19693 can be used with a sinusoidal clock amplitude as low as  $0.6V_{P-P}$  (0dBm) below 3Gsps. For higher update rates, a clock amplitude between 10dBm and 12dBm is recommended for optimum noise performance.



Figure 5. Clock Application Circuit with Improved Symmetry

The CLKP and CLKN are internally biased to 0.6V with resistors. This allows AC-coupling of clock sources directly to the device without external resistors to define the DC level.

An internal 100Ω termination resistor connects CLKP to CLKN. Add an external 100Ω termination resistor when using a 50 $Ω$  clock source. See Figure 4 for a convenient way to apply a differential signal created from a single-ended source and a wideband transformer.

The clock circuit in Figure 4 provides amplitude asymmetry at update rates above 3Gsps due to transformer loss, which may cause the clock duty cycle to deviate from 50% for clock rates close to 2GHz. This may cause the image spur at  $f_{\text{DAC}}/2$  -  $f_{\text{OUT}}$  to increase by several decibels (dB). Figure 5 shows a clock interface circuit with improved symmetry using three balun transformers. This clock interface circuit provides symmetric and balanced clock signals for frequencies up to the maximum update rate of the MAX19693. An equivalent circuit model for the clock inputs is shown in Figure 6.



Figure 6. Clock Input Equivalent Circuit

#### **Clock Duty Cycle**

The DAC output is updated on both the rising and falling clock edges. Use a clock with a duty cycle as close to 50% as possible. When using an AC-coupled sine-wave clock, the clock duty cycle is automatically close to 50%.

Deviation from a balanced duty cycle contributes to an image in the output spectrum. The magnitude of the image is dependent on the deviation from an ideal 50% duty cycle. This artifact occurs at the following frequency:

$$
f_{\text{IMAGE}} = \frac{f_{\text{DAC}}}{2} \pm f_{\text{OUT}}
$$

Another artifact resulting from updating the DAC output on both edges is the generation of a spur at the clock frequency, or 1/2 the DAC update rate. Note that this spur is not related to the duty cycle:



 $SPUR = \frac{P_{DAC}}{2}$ 

 $f_{\text{DAC}}/2$  OR  $f_{\text{CLK}}$   $f_{\text{DAC}} - f_{\text{IN}}$ 

Figure 7. f<sub>DAC</sub>/2 Modulation Using the MOD Input

The MAX19693 MOD input (B4 node) provides fDAC/2 (or  $f_{CLK}$ ) modulation as shown in Figure 7 when it is set to logic 1. MOD is a 3.3V CMOS logic input pin. Setting MOD to logic-high inverts data on ports B and D inside the MAX19693.

Using the MOD function improves IMD when synthesizing some high-frequency signals. To use the MOD function, set MOD to logic-high and invert data on ports B and D.

#### **Data Inputs**

Data inputs (DAP[11:0], DAN[11:0], DBP[11:0], DBN[11:0], DCP[11:0], DCN[11:0], DDP[11:0], DDN[11:0]) are LVDS receivers followed by edgetriggered flip-flops. Four 12-bit buses accept data in offset binary format. The LVDS inputs feature on-chip termination with differential 100Ω resistors. A 1.25V common-mode level with a standard LVDS differential swing can be applied to these inputs. See Figure 8 for an equivalent circuit of the LVDS inputs.

 $f_{\text{DAC}}/2 - f_{\text{IN}}$  f<sub>DAC</sub>/2 +  $f_{\text{IN}}$ 

 $f_{\rm DAC}/2$  OR  $f_{\rm CLK}$  for  $f_{\rm DAC}$  for  $f_{\rm DAC}$  or  $f_{\rm DAC}$ 

**MAXIM** 



Figure 8. LVDS Input Equivalent Circuit

**MAX19693**

**MAX19693** 

#### **Data Timing Relationships**

The timing of the LVDS inputs is defined with respect to the LVDS output DATACLK (DATACLKP, DATACLKN). The LVDS data inputs are latched at 1/2 the input clock frequency. The DATACLK output frequency is divided by another factor of 4 (CLKDIV = 0) or by 2 (CLKDIV = 1).

Define the 0° point of DATACLK as the rising edge.

For the case of CLKDIV = 1, data is latched at  $0^{\circ}$  and 180° of DATACLK, and setup and hold times must be satisfied for both these points in time.

For the case of CLKDIV = 0, data is latched at  $0^{\circ}$ ,  $90^{\circ}$ , 180°, and 270° of DATACLK. Setup and hold times must be satisfied for all four of these points in time.

The DELAY input can skew DATACLK by 1/2 of the input data period, as shown in Figure 9. This eases interfacing to FPGAs where the clock to Q delay of the LVDS outputs is not adjustable. The clock driving the data input register is not delayed with DELAY. The setup and hold times are always referred to the case when  $DELAY = 0$ . Data-timing relationships are shown in Figure 10.



Figure 9. Effect of DELAY Input on Data Clock Output



Figure 10. Setup (t<sub>S</sub>) and Hold Time (t<sub>H</sub>) for Data Input Interface



Figure 11. Input Register Flip Flops in Normal Operation (a) and Scan Mode (b)

**MAXIM** 

**MAX19693**

**MAX19693** 

**MAX19693 MAX19693** 



Figure 12. Timing Diagram, Scan Operation

#### **Input Register Scan**

The outputs of the data input register on the MAX19693 can be monitored on the SO (scan output) pin to allow verification of the connectivity of the data input pins. This function is enabled using the SE (scan enable) pin. When SE is logic 0 (0V), the input register operates normally, and SO is in a high-impedance state. When SE is logic 1 (1.8V), the input register flip-flops are reconfigured to be a 48-bit shift register, connected to the SO output as shown in Figure 11. Data is clocked out at the input register data rate.

A timing diagram for the operation is shown in Figure 12. Known input data is applied to the DAC data inputs on the first DATACLK pulse, and the input register is loaded in a parallel fashion. Note that the input data needs one clock cycle to propagate before SE can be set to logic 1. When SE is set to logic 1, the input register is configured as a 48-bit long shift register, outputting at SO. The order of the bit output on SO is QD<0:11>, QC<0:11>, QB<0:11>, and QA<0:11>, followed by constant low until SE is set low, which brings SO into high- impedance mode again.

The scan interface is a 1.8V CMOS logic interface.

### **Applications Information**

#### **Differential Coupling Using RF Transformers**

The differential voltage between OUTP and OUTN can be converted to a single-ended voltage using a transformer or a differential amplifier configuration. Using a differential transformer-coupled output (CW output power is limited to -2.6dBm) optimizes the dynamic performance. Use bias tees built from discrete inductors



Figure 13. Differential to Single-Ended Conversion Circuit for MAX19693 Analog Output

and capacitors (Figure 13) for optimal performance. Pull up the DAC outputs to 3.3V. Not pulling up the outputs to 3.3V may result in some degradation of dynamic performance if the full-scale current is set to 20mA. A recommended output circuit is shown in Figure 13. To achieve the maximum bandwidth, minimize the inductance in the ground lead on the secondary side of the transformer. Use a very short trace and multiple vias for the connection to the ground plane. Alternatively, the DAC output can be AC-coupled into a wideband differential amplifier.



Figure 14. Data Source to DAC Interfacing

#### **Data Synchronization**

The DAC clock runs at twice the data rate of the data interface to the MAX19693. An LVDS level data clock output (DATACLKP, DATACLKN) helps to synchronize the data source and the DAC. The output data clock frequency can be set to 1/2 the input data rate or 1/4 the input data rate. When the DAC is operating at full speed, this allows the data clock to be interfaced directly to FPGAs without using an external clock divider. For example, if the DAC is updating at 4Gsps, the input data rate is 1Gwps. If the DAC is interfaced to an FPGA, the data clock can operate at 1/4 the data input rate; hence the data output clock frequency would be 250MHz. If the system clock is operating at the DAC clock rate, the scheme in Figure 14(a) can be used. In this case, the system is clocked using the data clock output from the DAC. The delays of the data and the clock depend upon line lengths and loading. Hence, clock deskewing using a phase-locked loop or delay-locked loop may be necessary to make this system work properly at high frequencies. When  $CLKDIV =$ 0, the data clock output can be phase-shifted by 45° using DELAY. When  $CLKDIV = 1$ , the data clock output can be phase-shifted by 90° using DELAY.

An alternative solution is shown in Figure 14(b). In this case, the system clock distribution is running at the data clock rate. A low-jitter, low-phase-noise phaselocked loop is used to generate the high-speed DAC clock. Using the data clock for feedback into the PLL ensures synchronization between data and clock. If more than one MAX19693 is used in a system, and the relative phases need to be defined, the divided data clock of each DAC should be phase locked to a system clock running at data rate/4 or data rate/2, equal to the DAC clock rate divided by 8 or 4, respectively.

### **MAXIM**

**MAX19693**

**NAX19693** 

#### **Grounding, Bypassing, Power-Supply, and Board-Layout Considerations**

Grounding and power-supply decoupling can strongly influence the performance of the MAX19693. Unwanted digital crosstalk may couple through the input, reference, power-supply, and ground connections, affecting dynamic performance. Proper grounding and powersupply-decoupling guidelines for high-speed, highfrequency applications should be closely followed. This reduces EMI and internal crosstalk that can significantly affect the dynamic performance of the MAX19693.

Use of a multilayer PCB with separate ground and power-supply planes is required. It is recommended that the analog output and the clock input are run as controlled-impedance microstrip lines on the top layer of the board, directly above a ground plane, and that no vias are used for the clock input (CLKP, CLKN) and the analog output (OUTP, OUTN) signals. Depending on the length of the traces, and the operating condition, a low-loss dielectric material (such as ROGERS RO4003) as the top layer dielectric may be advisable. The data clock (DATACLKP, DATACLKN) must be routed so coupling into the clock input and the DAC output is minimized.

Digital input signals should be run as controlledimpedance strip lines between ground planes. Digital signals should be kept as far away from sensitive analog inputs, reference input sense lines, commonmode inputs, and clock inputs as practical. It is particularly important to minimize coupling between digital signals and the clock, to optimize dynamic performance for high output frequencies. A symmetric design of the clock input and analog output lines is critical to minimize distortion and optimize the DAC's dynamic performance.

Digital signal paths should be kept short and run lengths matched to avoid data-delay mismatch.

The MAX19693 supports three separate power-supply inputs for analog 3.3V (AV<sub>DD3.3</sub>), switching (V<sub>DD1.8</sub>), and clock  $(AV_{CLK})$  circuits. Each  $AV_{DD3.3}$ ,  $V_{DD1.8}$ , and  $AV_{CJK}$  input should at least be decoupled with a separate 0.047µF capacitor as close as possible to the input, and their opposite ends with the shortest possible connection to the corresponding ground plane to minimize loop inductance. All three power-supply voltages should also be decoupled at the point they enter the PCB with tantalum or electrolytic capacitors.

Ferrite beads with additional decoupling capacitors forming a pi-network could also improve performance.

The power-supply inputs ( $V_{DD1.8}$  and  $AV_{CLK}$ ) of the MAX19693 allow a 1.8V ±0.1V supply voltage range. The analog power-supply input  $(AV_{DD3.3})$  allows a 3.3V ±0.2V supply voltage range. To optimize the dynamic performance of the MAX19693 over temperature at the highest update rates, it is important that the difference between  $V_{DD1.8}$  and  $AV_{DD3.3}$  is at least 1.4V. If  $V_{DD1.8}$  is 1.9V and  $AV_{DD3.3}$  is 3.1V, dynamic performance at these update rates degrades at higher temperatures.

The MAX19693 is packaged in a 169 CSBGA with 0.8mm ball pitch **(package code: X16911-1)**, providing design flexibility, thermal efficiency, and a small footprint for the DAC.

### **Static Performance Parameter Definitions**

#### **Integral Nonlinearity (INL)**

INL is the deviation of the values on an actual transfer function from either a best straight-line fit (closest approximation to the actual transfer curve) or end-point fit (a line drawn between the end points of the transfer function, once offset and gain errors have been nullified). For a DAC, the deviations are measured at every individual step. The MAX19693 INL is specified using the endpoint method.

#### **Differential Nonlinearity (DNL)**

DNL is the difference between an actual step height and the ideal value of 1 LSB. A DNL error specification greater than -1 LSB guarantees a monotonic transfer function.

#### **Offset Error**

The offset error is the difference between the ideal and the actual offset current. For a differential output DAC, the offset point is the average value at the output for the two midscale digital input codes with respect to the full scale of the DAC. This error affects all codes by the same amount.

#### **Gain Error**

A gain error is the difference between the ideal and the actual full-scale output voltage on the transfer curve, after nullifying the offset error. This error alters the slope of the transfer function and corresponds to the same percentage error in each step.

### **Dynamic Performance Parameter Definitions**

#### **Settling Time**

The settling time is the amount of time required from the start of a transition until the DAC output settles to its new output value to within the specified accuracy.

#### **Noise Spectral Density**

The DAC output noise is the sum of the quantization noise and other noise sources. Noise spectral density is the noise power in a 1Hz bandwidth.

#### **Spurious-Free Dynamic Range (SFDR)**

SFDR is the ratio of the RMS amplitude of the carrier frequency (maximum signal components) to the RMS value of the largest distortion component. SFDR is usually measured in dBc with respect to the carrier frequency amplitude or in dBFS with respect to the DAC's full-scale range. Depending on its test condition, SFDR is observed within a predefined window or to Nyquist.

#### **Two-/Four-Tone Intermodulation Distortion (IMD)**

The two-/four-tone IMD is the ratio, expressed in dBc or dBFS, of the worst 3rd-order or higher IMD products to any output tone.

**Pin Configuration**



The MAX19693 is packaged in a compact 11mm x 11mm, 169 CSBGA (package code X16911-1 (leaded) or X16911+1 (lead-free)). Ball pitch is 0.8mm.

**MAXIM** 

### **Package Information**

For the latest package outline information and land patterns, go to **[www.maxim-ic.com/packages](http://www.maxim-ic.com/packages)**. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.



### **Revision History**



Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

**24 \_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600**

© 2010 Maxim Integrated Products Maxim is a registered trademark of Maxim Integrated Products, Inc.

# **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

[Maxim Integrated](https://www.mouser.com/maxim-integrated): [MAX19693EXW-D](https://www.mouser.com/access/?pn=MAX19693EXW-D) [MAX19693EVKIT](https://www.mouser.com/access/?pn=MAX19693EVKIT)