











SNOSCT6B - MARCH 2013-REVISED DECEMBER 2014

LP38798

# LP38798 High PSRR, Ultra-Low-Noise, 800-mA Linear Voltage Regulator for RF/Analog Circuits

#### **Features**

- Wide Operating Input Voltage Range:
- Ultra-Low Output Noise: 5 µV<sub>RMS</sub> (10 Hz to 100 kHz)
- High PSRR: 90 dB at 10 kHz, 60 dB at 100 kHz
- ±1% Output Voltage Initial Accuracy (T<sub>J</sub> = 25°C)
- Very Low Dropout: 200 mV (Typical) at 800 mA
- Stable with Ceramic or Tantalum Output Capacitors
- **Excellent Line and Load Transient Response**
- Current Limit and Overtemperature Protection

# **Applications**

- RF and VCO Power
- Wireless LAN Devices
- Wireless Cable Modems
- Low Noise Post-Regulation

# 3 Description

The LP38798-ADJ is a high-performance linear regulator capable of supplying 800 mA output current. Designed to meet the requirements of sensitive RF/Analog circuitry, the LP38798-ADJ implements a novel linear topology on an advanced CMOS process to deliver ultra-low output noise and high PSRR at power supply frequencies. LP38798SD-ADJ is stable with both ceramic and tantalum output capacitors and requires a minimum output capacitance of only 1 µF for stability.

The LP38798-ADJ can operate over a wide input voltage range (3 V to 20 V) making it well suited for many post-regulation applications.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| LP38798     | WSON (12) | 4.00 mm x 4.00 mm |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

#### Simplified Schematic





# **Table of Contents**

| 1<br>2<br>3<br>4 | Features       1         Applications       1         Description       1         Revision History       2 | 8  | 7.5 Programming                                  | 1 <sup>°</sup> |
|------------------|------------------------------------------------------------------------------------------------------------|----|--------------------------------------------------|----------------|
| 5                | Pin Configuration and Functions 3                                                                          | 9  | Power Supply Recommendations                     | 20             |
| 6                | Specifications4                                                                                            | 10 | Layout                                           | 20             |
| •                | 6.1 Absolute Maximum Ratings                                                                               |    | 10.1 Layout Guidelines                           | 20             |
|                  | 6.2 Handling Ratings                                                                                       |    | 10.2 Layout Example                              | 20             |
|                  | 6.3 Recommended Operating Conditions                                                                       |    | 10.3 Thermal Considerations                      | 20             |
|                  | 6.4 Thermal Information                                                                                    |    | 10.4 Estimating the Junction Temperature         | 20             |
|                  | 6.5 Electrical Characteristics5                                                                            | 11 | Device and Documentation Support                 | 2 <sup>,</sup> |
|                  | 6.6 Typical Characteristics                                                                                |    | 11.1 Documentation Support                       | 2º             |
| 7                | Detailed Description 14                                                                                    |    | 11.2 Trademarks                                  | 2              |
|                  | 7.1 Overview                                                                                               |    | 11.3 Electrostatic Discharge Caution             | 2              |
|                  | 7.2 Functional Block Diagram                                                                               |    | 11.4 Glossary                                    | 2º             |
|                  | 7.3 Feature Description                                                                                    | 12 | Mechanical, Packaging, and Orderable Information | 2              |

# 4 Revision History

### Changes from Revision A (May 2013) to Revision B

Page

Added Device Information and Handling Rating tables, Feature Description, Device Functional Modes, Application
and Implementation, Power Supply Recommendations, Layout, Device and Documentation Support, and
Mechanical, Packaging, and Orderable Information sections; updated Thermal Information; moved some curves to
Application Curves section

Product Folder Links: LP38798



# 5 Pin Configuration and Functions



Connect WSON DAP to GND at Pins 6 and 7.

### **Pin Functions**

| PIN             |         | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
|-----------------|---------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NUMBER          | NAME    | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| 1, 2            | IN      | I   | Device unregulated input voltage pins. Connect pins together at the package.                                                                                                                                                                                                                                                                                                          |  |  |  |
| 3               | IN(CP)  | I   | Charge pump input voltage pin. Connect directly to pins 1 and 2 at the package.                                                                                                                                                                                                                                                                                                       |  |  |  |
| 4               | СР      | 0   | Charge pump output. See <i>Charge Pump</i> section in <i>Application and Implementation</i> for more information.                                                                                                                                                                                                                                                                     |  |  |  |
| 5               | EN      | I   | Enable pin. This pin has an internal pull-up to turn the LDO output On by default. A logic low level will turn the LDO output Off, and reduce the operating current of the device. See <i>Enable Input Operation</i> section in <i>Application and Implementation</i> for more information.                                                                                           |  |  |  |
| 6               | GND(CP) | _   | Device charge pump ground pin.                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| 7               | GND     | _   | Device analog ground pin.                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| 8               | FB      | i   | Feedback pin for programming the output voltage.                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| 9               | SET     | I/O | Reference voltage output, and noise filter input. A feedback resistor divider network from this pin to FB and GND will set the output voltage of the device.                                                                                                                                                                                                                          |  |  |  |
| 10              | OUT(FB) | 1   | OUT buffer feedback input pin. Connect directly to pins 11 and 12 at the package.                                                                                                                                                                                                                                                                                                     |  |  |  |
| 11, 12          | OUT     | 0   | Device regulated output voltage pins. Connect pins together at the package.                                                                                                                                                                                                                                                                                                           |  |  |  |
| Exposed Pad DAP |         | _   | The exposed die attach pad on the bottom of the package should be connected to a copper thermal pad on the PCB at ground potential. Connect to ground potential or leave floating. Do not connect to any potential other than the same ground potential seen at device pins 6 (GND(CP)) and 7 (GND). See <i>Thermal Considerations</i> section in <i>Layout</i> for more information. |  |  |  |



# 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                         | MIN  | MAX                  | UNIT |
|-----------------------------------------|------|----------------------|------|
| $V_{IN}, V_{IN(CP)}$                    | -0.3 | 22                   |      |
| V <sub>OUT</sub> , V <sub>OUT(FB)</sub> | -0.3 | V <sub>IN</sub> +0.3 |      |
| V <sub>SET</sub>                        | -0.3 | V <sub>IN</sub> +0.3 | V    |
| $V_{FB}$                                | -0.3 | V <sub>IN</sub> +0.3 |      |
| V <sub>EN</sub>                         | -0.3 | 6                    |      |
| Power dissipation <sup>(2)</sup>        |      | Internally Limited   |      |
| I <sub>OUT</sub> (Survival)             |      | Internally Limited   |      |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 6.2 Handling Ratings

|                    |                          |                                                                               | MIN   | MAX  | UNIT |
|--------------------|--------------------------|-------------------------------------------------------------------------------|-------|------|------|
| T <sub>stg</sub>   | Storage temperature rang | <del>-</del> 65                                                               | 150   | °C   |      |
| V <sub>(ESD)</sub> | Electrostatic discharge  | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>   | -2000 | 2000 | V    |
|                    |                          | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | -250  | 250  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

|                                      | MIN | MAX                 | UNIT |
|--------------------------------------|-----|---------------------|------|
| Input voltage, V <sub>IN</sub>       | 3   | 20                  |      |
| Output voltage, V <sub>OUT</sub>     | 1.2 | $(V_{IN} - V_{DO})$ | V    |
| Enable voltage, V <sub>EN</sub>      | 0   | 5                   |      |
| Junction temperature, T <sub>J</sub> | -40 | 125                 | °C   |

### 6.4 Thermal Information

|                        |                                              | LP38798    |          |
|------------------------|----------------------------------------------|------------|----------|
|                        | THERMAL METRIC <sup>(1)</sup>                | WSON (DNT) | UNIT     |
|                        |                                              | 12 PINS    |          |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 35.4       |          |
| $R_{\theta JC(top)}$   | Junction-to-case (top) thermal resistance    | 29.4       |          |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 12.6       | °C // // |
| ΨЈТ                    | Junction-to-top characterization parameter   | 0.2        | °C/W     |
| ΨЈВ                    | Junction-to-board characterization parameter | 12.8       |          |
| R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | 2.6        |          |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

<sup>(2)</sup> The value of R<sub>BJA</sub> for the WSON package is dependent on PCB copper area, copper thickness, the number of copper layers in the PCB, and the number of thermal vias under the exposed thermal pad (DAP). Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator may go into thermal shutdown. See *Thermal Considerations*.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



#### 6.5 Electrical Characteristics

Unless otherwise stated the following conditions apply:  $V_{IN}$  = 5.5 V,  $V_{SET}$  = 5 V,  $C_{CP}$  = 10 nF X7R,  $C_{IN}$  = 10  $\mu$ F, 50-m $\Omega$  Tantalum,  $C_{OUT}$  = 10  $\mu$ F X7R MLCC,  $I_{OUT}$  = 10 mA, and  $T_{J}$  = -40°C to 125°C.

|                                          | PARAMETER                           | TEST CONDITIONS                                                                                   | MIN <sup>(1)</sup>       | TYP <sup>(2)</sup> | MAX <sup>(1)</sup> | UNIT |  |  |  |
|------------------------------------------|-------------------------------------|---------------------------------------------------------------------------------------------------|--------------------------|--------------------|--------------------|------|--|--|--|
| $V_{FB}$                                 | Feedback voltage                    | $V_{IN} = 5.5 \text{ V}$ $T_{J} = 25^{\circ}\text{C}$                                             | 1.188                    | 1.2                | 1.212              | V    |  |  |  |
|                                          |                                     | 5.5 V ≤ V <sub>IN</sub> ≤ 20 V                                                                    | 1.176                    | 1.2                | 1.224              |      |  |  |  |
| Vos                                      | V <sub>OUT</sub> - V <sub>SET</sub> |                                                                                                   | 0                        | 3.5                | 16                 | mV   |  |  |  |
| I <sub>FB</sub>                          | Feedback pin current                | V <sub>FB</sub> = 1.2 V                                                                           |                          | 0                  | 1                  | μΑ   |  |  |  |
|                                          |                                     | V <sub>IN</sub> = 3 V, V <sub>SET</sub> = 2.5 V                                                   |                          | 46                 |                    |      |  |  |  |
| I <sub>SET</sub>                         | SET pin internal current sink       | V <sub>IN</sub> = 5.5 V, V <sub>SET</sub> = 5 V                                                   | 25.2                     | 52                 | 67.8               | μΑ   |  |  |  |
|                                          | Sirik                               | V <sub>IN</sub> = 12.5 V, V <sub>SET</sub> = 12 V                                                 |                          | 71                 |                    |      |  |  |  |
| ΔV <sub>OUT</sub> /<br>ΔV <sub>IN</sub>  | Line regulation (3)                 | $5.5 \text{ V} \le \text{V}_{\text{IN}} \le 20 \text{ V}$ $\text{I}_{\text{OUT}} = 10 \text{ mA}$ | I <sub>OUT</sub> = 10 mA |                    |                    |      |  |  |  |
| ΔV <sub>OUT</sub> /<br>ΔI <sub>OUT</sub> | Load regulation (4)                 | $V_{IN} = 5.5 \text{ V}$<br>10 mA \le I <sub>OUT</sub> \le 800 mA                                 |                          | -0.2               |                    | %/A  |  |  |  |
| $V_{DO}$                                 | Dropout voltage (5)                 | I <sub>OUT</sub> = 800 mA                                                                         |                          | 200                | 420                | mV   |  |  |  |
| UVLO                                     | Undervoltage lock-out               | V <sub>IN</sub> Rising until output is On                                                         | 2.47                     | 2.65               | 2.83               | V    |  |  |  |
| ΔUVLO                                    | UVLO hysteresis                     | V <sub>IN</sub> Falling from > UVLO threshold until output is Off                                 |                          | mV                 |                    |      |  |  |  |
|                                          | 0                                   | I <sub>OUT</sub> = 800 mA                                                                         |                          | 1.4                | 2.25               | A    |  |  |  |
| I <sub>GND</sub>                         | Ground pin current <sup>(6)</sup>   | V <sub>IN</sub> = 20 V, I <sub>OUT</sub> = 800 mA                                                 |                          | 1.6                | 2.51 mA            |      |  |  |  |
|                                          | Ground pin current,                 | I <sub>OUT</sub> = 0 mA                                                                           |                          | 1.4                | 2.1                | m ^  |  |  |  |
| IQ                                       | quiescent <sup>(6)</sup>            | V <sub>IN</sub> = 20 V, I <sub>OUT</sub> = 0 mA                                                   |                          | 1.5                | 2.2                | mA   |  |  |  |
|                                          | Ground pin current,                 | ound pin current, V <sub>EN</sub> = 0 V                                                           |                          | 9                  | 20                 |      |  |  |  |
| I <sub>SD</sub>                          | shutdown (6)                        | V <sub>IN</sub> = 20 V, V <sub>EN</sub> = 0 V                                                     |                          | 12                 | 40                 | μΑ   |  |  |  |
| I <sub>SC</sub>                          | Short-circuit current               | $R_{LOAD} = 0 \Omega$                                                                             | 850                      | 1200               | 1600               | mA   |  |  |  |
| A) /                                     | V V                                 |                                                                                                   |                          | 2.8                |                    | V    |  |  |  |
| $\Delta V_{CP}$                          | $V_{CP} - V_{IN}$                   | V <sub>IN</sub> = 20 V                                                                            |                          | 2.3                |                    | V    |  |  |  |
| t <sub>START</sub>                       | Start-up time                       | From $V_{EN} > V_{EN(ON)}$ to $V_{OUT} \ge 98\%$ of $V_{OUT(NOM)}$                                |                          | 155                | 300                | μs   |  |  |  |
|                                          |                                     | V <sub>OUT</sub> = 1.2 V, f = 10 kHz                                                              |                          | 110                |                    |      |  |  |  |
|                                          |                                     | V <sub>OUT</sub> = 5 V, f = 10 kHz                                                                |                          | 90                 |                    |      |  |  |  |
| DCDD                                     | Power Supply Rejection              | Supply Rejection V <sub>OUT</sub> = 1.2 V, f = 100 kHz                                            |                          | 90                 |                    | ٩D   |  |  |  |
| PSRR                                     | Ratio                               | V <sub>OUT</sub> = 5 V, f = 100 kHz                                                               |                          | 60                 |                    | dB   |  |  |  |
|                                          |                                     | V <sub>OUT</sub> = 1.2 V, f = 1 MHz                                                               |                          | 70                 |                    |      |  |  |  |
|                                          |                                     | V <sub>OUT</sub> = 5 V, f = 1 MHz                                                                 |                          | 60                 |                    |      |  |  |  |

<sup>(1)</sup> Minimum and maximum limits are ensured through test, design, or statistical correlation over the operating junction temperature (T, I) range of -40°C to 125°C, unless otherwise stated.

Typical values represent the most likely parametric norm at T<sub>J</sub> = 25°C, and are provided for reference purposes only.

 <sup>(2)</sup> Typical values represent the most likely parametric norm at T<sub>J</sub> = 25 G, and are provided not recommon parposes study.
 (3) Line Regulation: % change in V<sub>OUT(NOM)</sub> for every 1V change in V<sub>IN</sub> = ((ΔV<sub>OUT</sub> / V<sub>OUT(NOM)</sub>) / ΔV<sub>IN</sub>) × 100%
 (4) Load Regulation: % change in V<sub>OUT(NOM)</sub> for every 1A change in I<sub>OUT</sub> = ((ΔV<sub>OUT</sub> / V<sub>OUT(NOM)</sub>) / ΔI<sub>OUT</sub>) × 100%
 (5) Dropout voltage (V<sub>DO</sub>) is defined as the differential voltage measured between the voltage (V<sub>DO</sub>) is defined as the differential voltage measured between 20 case if rection does not explicitly along the control of the voltage (V<sub>DO</sub>) is defined as the differential voltage. causes  $V_{OUT}$  to drop 2% below the value measured with  $V_{IN} = V_{OUT} + 1$  V. Dropout voltage specification does not apply when the programmed output voltage is below the Minimum Operating Input Voltage.

Ground pin current is the sum of the current in both GND pins (Pin 4 and Pin 5) only, and does not include current from the SET pin.



# **Electrical Characteristics (continued)**

Unless otherwise stated the following conditions apply:  $V_{IN}$  = 5.5 V,  $V_{SET}$  = 5 V,  $C_{CP}$  = 10 nF X7R,  $C_{IN}$  = 10  $\mu$ F, 50-m $\Omega$  Tantalum,  $C_{OUT}$  = 10  $\mu$ F X7R MLCC,  $I_{OUT}$  = 10 mA, and  $T_{J}$  = -40°C to 125°C.

|                         | PARAMETER                           | TEST CONDITIONS                                                                                             | MIN <sup>(1)</sup> | TYP <sup>(2)</sup> | MAX <sup>(1)</sup> | UNIT                |
|-------------------------|-------------------------------------|-------------------------------------------------------------------------------------------------------------|--------------------|--------------------|--------------------|---------------------|
|                         |                                     | V <sub>IN</sub> = 3 V, V <sub>OUT</sub> = 1.2 V<br>C <sub>OUT</sub> = 1 µF X7R<br>BW = 10 Hz to 100 kHz     |                    | 4.96               |                    |                     |
|                         |                                     | V <sub>IN</sub> = 3 V, V <sub>OUT</sub> = 1.2 V<br>BW = 10 Hz to 100 kHz                                    |                    | 5.21               |                    |                     |
|                         | Output pains valtage (DMC)          | V <sub>IN</sub> = 3 V, V <sub>OUT</sub> = 1.2 V<br>BW = 10 Hz to 10 MHz                                     |                    | 11.53              |                    |                     |
| e <sub>N</sub>          | Output noise voltage (RMS)          | $V_{IN} = 6 \text{ V}, V_{OUT} = 5 \text{ V}$<br>$C_{OUT} = 1 \mu \text{F X7R}$<br>BW = 10  Hz to  100  kHz |                    | 5.38               |                    | μV <sub>(RMS)</sub> |
|                         |                                     | V <sub>IN</sub> = 6 V, V <sub>OUT</sub> = 5 V<br>BW = 10 Hz to 100 kHz                                      |                    |                    |                    |                     |
|                         |                                     | V <sub>IN</sub> = 6 V, V <sub>OUT</sub> = 5 V<br>BW = 10 Hz to 10 MHz                                       |                    |                    |                    |                     |
| <b>ENABLE</b>           | INPUT                               |                                                                                                             |                    |                    | •                  |                     |
| V <sub>EN(ON)</sub>     | Enable ON threshold voltage         | V <sub>EN</sub> rising from 500 mV until Output is ON                                                       | 1.14               | 1.24               | 1.34               | V                   |
| $\Delta V_{EN}$         | Enable threshold voltage hysteresis | V <sub>EN</sub> falling from V <sub>EN(ON)</sub>                                                            |                    | 110                |                    | mV                  |
| I <sub>EN(IL)</sub>     | EN pin pull-up current              | V <sub>EN</sub> = 500 mV                                                                                    |                    | 2                  | 3                  |                     |
| I <sub>EN(IH)</sub>     | EN pin pull-up current              | V <sub>EN</sub> = 2 V                                                                                       |                    | 2                  | 3                  | μΑ                  |
| V <sub>EN(CLAM</sub> P) | Enable pin clamp voltage            | EN pin = Open                                                                                               |                    | 5                  |                    | V                   |
| THERMAI                 | SHUTDOWN                            |                                                                                                             |                    |                    |                    |                     |
| T <sub>SD</sub>         | Thermal shutdown                    | Junction temperature (T <sub>J</sub> ) rising                                                               |                    | 170                |                    |                     |
| $\Delta T_{SD}$         | Thermal shutdown hysteresis         | Junction temperature (T <sub>J</sub> ) falling from T <sub>SD</sub>                                         |                    | 12                 |                    | °C                  |

Submit Documentation Feedback



# 6.6 Typical Characteristics

Unless otherwise specified:  $V_{IN} = 5.5 \text{ V}$ ,  $V_{OUT} = 5 \text{ V}$ ,  $I_{OUT} = 10 \text{ mA}$ ,  $C_{OUT} = 10 \text{ }\mu\text{F}$  MLCC 16 V X7R, and  $T_J = 25^{\circ}\text{C}$ .



# TEXAS INSTRUMENTS

# **Typical Characteristics (continued)**

Unless otherwise specified:  $V_{IN} = 5.5 \text{ V}$ ,  $V_{OUT} = 5 \text{ V}$ ,  $I_{OUT} = 10 \text{ mA}$ ,  $C_{OUT} = 10 \text{ }\mu\text{F}$  MLCC 16 V X7R, and  $T_J = 25^{\circ}\text{C}$ .



Submit Documentation Feedback



Unless otherwise specified:  $V_{IN} = 5.5 \text{ V}$ ,  $V_{OUT} = 5 \text{ V}$ ,  $I_{OUT} = 10 \text{ mA}$ ,  $C_{OUT} = 10 \text{ }\mu\text{F}$  MLCC 16 V X7R, and  $T_{J} = 25^{\circ}\text{C}$ .



Copyright © 2013–2014, Texas Instruments Incorporated

Submit Documentation Feedback

# TEXAS INSTRUMENTS

# **Typical Characteristics (continued)**

Unless otherwise specified:  $V_{IN} = 5.5 \text{ V}$ ,  $V_{OUT} = 5 \text{ V}$ ,  $I_{OUT} = 10 \text{ mA}$ ,  $C_{OUT} = 10 \text{ }\mu\text{F}$  MLCC 16 V X7R, and  $T_J = 25^{\circ}\text{C}$ .



Submit Documentation Feedback



Unless otherwise specified:  $V_{IN} = 5.5 \text{ V}$ ,  $V_{OUT} = 5 \text{ V}$ ,  $I_{OUT} = 10 \text{ mA}$ ,  $C_{OUT} = 10 \text{ }\mu\text{F}$  MLCC 16 V X7R, and  $T_J = 25^{\circ}\text{C}$ .



Copyright © 2013–2014, Texas Instruments Incorporated

Submit Documentation Feedback



Unless otherwise specified:  $V_{IN} = 5.5 \text{ V}$ ,  $V_{OUT} = 5 \text{ V}$ ,  $I_{OUT} = 10 \text{ mA}$ ,  $C_{OUT} = 10 \text{ }\mu\text{F}$  MLCC 16 V X7R, and  $T_J = 25^{\circ}\text{C}$ .



Submit Documentation Feedback



Unless otherwise specified:  $V_{IN} = 5.5 \text{ V}$ ,  $V_{OUT} = 5 \text{ V}$ ,  $I_{OUT} = 10 \text{ mA}$ ,  $C_{OUT} = 10 \text{ }\mu\text{F}$  MLCC 16 V X7R, and  $T_{J} = 25^{\circ}\text{C}$ .





# 7 Detailed Description

#### 7.1 Overview

The LP38798 is a positive voltage (20 V), ultra-low-noise (5  $\mu$ V<sub>RMS</sub>), low-dropout (LDO) regulator capable of supplying a well-regulated, low-noise voltage to an 800-mA load. The LP38798 uses an advanced design with a CMOS process to deliver ultra low output noise and high PSRR at switching power supply (SMPS) frequencies.

### 7.2 Functional Block Diagram



### 7.3 Feature Description

#### 7.3.1 Noise Filter

Any noise at LP38798 SET pin is reduced by an internal passive, first order low-pass RC filter before it is passed to the output buffer stage. The low-pass filter has a –3-dB cut-off frequency of approximately 0.08 Hz.

To keep the low-pass filter from interfering with the output voltage rise time at start-up, a voltage comparator keeps the filter in a fast-charge mode while the output voltage ( $V_{OUT}$ ) is less than 99.5% of the SET pin voltage ( $V_{SET}$ ). When the rising  $V_{OUT}$  is within 0.5% of  $V_{SET}$  the fast-charge mode ends, and  $V_{OUT}$  will rise the final 0.5% based on the RC time constant ( $\tau$  = 2s) of the filter.

Should  $V_{OUT}$  be more than 2% above the  $V_{SET}$  voltage, a voltage comparator will put the filter into the fast-charge mode to allow the filter to discharge and  $V_{OUT}$  to fall a value closer to  $V_{SET}$ . When the falling  $V_{OUT}$  is within 2% of  $V_{SET}$  the fast-charge mode ends, and  $V_{OUT}$  will fall the final 2% based on the RC time constant ( $\tau$  = 2s) of the filter

If the input voltage has an extended rise time, the output voltage may exhibit a stair-case waveform as the fast-charge mode is activated and de-activated as  $V_{SET}$  rises with  $V_{IN}$ , and  $V_{OUT}$  follows. Once the  $V_{IN}$  has risen above the programmed  $V_{SET}$  voltage, and  $V_{OUT}$  is within 0.5% of  $V_{SET}$ , the stair-case behavior will end.

Submit Documentation Feedback



### **Feature Description (continued)**

### 7.3.2 Enable Input Operation

The Enable pin (EN) is pulled high internally by a 2  $\mu$ A (typical) current source from the IN pin, and internally clamped at 5 V (typical) by a zener. Pulling the EN pin low, by sinking the I<sub>EN</sub> current to ground, will turn the output off.

If the EN function is not needed the EN pin should be left open (floating). Do not connect the EN pin directly to  $V_{IN}$  if there is any possibility that  $V_{IN}$  might exceed 5.5 V (that is, EN pin AbsMax). If external pull-up is required, the external current into the EN pin should be limited to no more than 10  $\mu$ A.

$$R_{\text{PULL-UP}} > (V_{\text{PULL-UP}} - 5V) / 10 \,\mu\text{A} \,) \tag{1}$$

### 7.3.3 Undervoltage Lock-Out (UVLO)

The LP38798 incorporates UVLO. The UVLO circuit monitors the input voltage and keeps the LP38798 disabled while a rising  $V_{IN}$  is less than 2.65 V (typical). The rising UVLO threshold is approximately 350 mV below the recommended minimum operating  $V_{IN}$  of 3 V.

#### 7.3.4 Output Current Limiting

The LP38798 incorporates active output current limiting. The threshold for the output current limiting is set well above the ensured output operating current such that it does not interfere with normal operation.

Note that output current limiting is provided as a safety feature and is outside the recommended operating conditions. Operation at the current limit is not recommended as the device junction temperature (T<sub>J</sub>) will rise rapidly and operation will likely cross into thermal shutdown behavior .

#### 7.3.5 Thermal Shutdown

The LP38798 includes thermal protection that will shut-off the output current when activated by excessive device dissipation. Thermal shutdown ( $T_{SD}$ ) will occur when the junction temperature has risen to 170°C. The junction temperature must fall typically 12°C from the shutdown temperature for the output current to be restored. Junction temperature is calculated from the formula in Equation 2:

$$T_{J} = (T_{A} + (P_{D} \times R_{\theta J A})) \tag{2}$$

Where the power being dissipated, P<sub>D</sub>, is defined as:

$$P_{D} = ((V_{IN} - V_{OUT}) \times I_{OUT})$$
(3)

#### NOTE

Thermal shutdown is provided as a safety feature and is outside the specified Operating Ratings temperature range. Operation with a junction temperature (T<sub>J</sub>) above 125°C is not recommended as the device behavior is not specified.

#### 7.4 Device Functional Modes

The LP38798 has two functional modes:

- 1. **Enabled**: When the EN pin voltage is above the V<sub>EN(ON)</sub> threshold, and V<sub>IN</sub> is above the UVLO threshold, the device is enabled.
- 2. **Disabled**: When the EN pin voltage is below the  $(V_{EN(ON)} + \Delta V_{EN})$  threshold, or  $V_{IN}$  is below the UVLO threshold, the device is disabled.



### 7.5 Programming

### 7.5.1 Programming the Output Voltage

Current sourced from the SET pin, through R1 and R2, must be kept to less than 100  $\mu$ A. The minimum allowed value for R2 is 12.9 k $\Omega$ .

$$I_{SET} = V_{FB} / R2 \tag{4}$$

$$R2_{MIN} = V_{FB(MAX)} / 100 \mu A \tag{5}$$

$$R2_{MIN} = 12.9 \text{ k}\Omega; \tag{6}$$

The values for R1 and R2 may be adjusted as needed to achieve the desired output voltage as long as the value for R2 is no less than 12.9 k $\Omega$ . The maximum recommended value for R2 is 100 k $\Omega$ .

Equation 7 is used to determine the output voltage:

$$V_{OUT} = (V_{FB} \times (1 + (R1 / R2))) + V_{OS}$$
 (7)

Alternately, Equation 8 can be used to determine the appropriate R1 value for a given R2 value:

$$R1 = R2 \times (((V_{OUT}) / V_{FB}) - 1)$$
(8)

Table 1 suggests some  $\pm 1\%$  values for R1 and R2 for a range of output voltages using the typical V<sub>FB</sub> value of 1.200V. This is not a definitive list, as other combinations exist that will provide similar, possibly better, performance.

Table 1. Typical R1 and R2 Values for Assorted Output Voltages

| TARGET V <sub>OUT</sub> | R1      | R2      | TYPICAL V <sub>OUT</sub> |
|-------------------------|---------|---------|--------------------------|
| 1.5 V                   | 4.22 kΩ | 16.9 kΩ | 1.5 V                    |
| 1.8 V                   | 10.5 kΩ | 21.0 kΩ | 1.8 V                    |
| 2.0 V                   | 10.0 kΩ | 15.0 kΩ | 2.0 V                    |
| 2.5 V                   | 16.2 kΩ | 15.0 kΩ | 2.496 V                  |
| 3.0 V                   | 21.0 kΩ | 14.0 kΩ | 3.0 V                    |
| 3.3 V                   | 23.2 kΩ | 13.3 kΩ | 3.293 V                  |
| 5.0 V                   | 47.5 kΩ | 15.0 kΩ | 5.0 V                    |



# 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 8.1 Application Information

The LP38798 is a high-performance linear regulator capable of supplying a well-regulated, low-noise voltage into an 800-mA load. The LP38798 can operate over a wide input voltage range (3 V to 20 V) making it well suited for many post-regulation applications.

# 8.2 Typical Application: $V_{OUT} = 5 \text{ V}$



Figure 40. Typical Application,  $V_{OUT} = 5 \text{ V}$ 

#### 8.2.1 Design Requirements

| DESIGN PARAMETER | EXAMPLE VALUE |
|------------------|---------------|
| Input voltage    | 5.5 V, ±10%   |
| Output voltage   | 5. V, ±3.5%   |
| Output current   | 500 mA        |

#### 8.2.2 Detailed Design Procedure

### 8.2.2.1 Input Capacitor Recommendations

The LP38798 is designed and characterized for operation with a ceramic capacitor of 1  $\mu$ F, or greater, at the input. Note especially that the input capacitances must be located as near as practical to the IN pins

The minimum recommended input capacitance is 1  $\mu$ F, ceramic or tantalum. However, if the LP38798 is operating in conditions where input ripple, fast changes in the input voltage, or large changes in the load current demand are expected, a minimum input capacitance of 10  $\mu$ F is strongly recommended

Ceramic capacitor tolerance and variations due temperature and applied voltage must be considered when selecting a capacitor to assure the minimum input capacitance requirement is met over the intended operating range.



The input capacitor must be located as close as physically possible to the input pin and returned to a clean analog ground. Any good quality tantalum capacitor may be used, while a ceramic capacitor should be X5R or X7R rated with appropriate adjustments due to the loss of capacitance value from the applied DC voltage.

Attention must be given to the input capacitance value to minimize transient input voltage droop during load current steps at the OUT pin. Larger input capacitor values are necessary for good transient load response, and have no detrimental influence on the stability of the device. Note, however, that using large value ceramic input capacitances can also cause unwanted ringing at the output if the input capacitor, in combination with the trace inductance, creates a high-Q peaking effect during transients. Short, well-designed interconnect leads to the upstream supply minimize this effect without adding damping. Damping of unwanted ringing can be accomplished by using a tantalum capacitor, with a few hundred milli-ohms of ESR, in parallel with the ceramic input capacitor.

#### 8.2.2.2 Output Capacitor Recommendations

The LP38798 requires an output capacitance of at least 1  $\mu$ F, ceramic or tantalum, however a minimum output capacitance of 10  $\mu$ F is strongly recommended if fast load transient conditions are expected. While the LP38798 is designed to work with Ceramic output capacitors, the output capacitor can be Ceramic, Tantalum, or a combination. The total output capacitance should be sized appropriately to handle any fast load current steps. Capacitance type, tolerance, ESR, as well as temperature and voltage characteristics, must be considered when selecting an output capacitor for the application.

Note especially that the output capacitances must be located as near as practical to the OUT pins.

Even though the LP38798 is stable with an output capacitance of 1  $\mu$ F to 10  $\mu$ F, a single output capacitor will generally not be able to provide the best PSRR performance across a wide frequency range. Multiple parallel capacitors, each with a different self-resonance frequency will provide better performance over a wider frequency range.

The LP38798 is characterized with a ceramic capacitor of 10  $\mu$ F, or greater, at the output. Noise performance is characterized using a single output capacitor of 10  $\mu$ F ±10%, 16V, X7R, 1206.

#### 8.2.2.3 Charge Pump

The charge pump is running when both the input voltage is above the UVLO threshold (2.65 V typical) and the EN pin voltage is above the  $V_{EN(ON)}$  threshold (1.24 V typical). The typical charge pump operating frequency is 3.5 MHz.

A low leakage 10 nF X7R storage capacitor is required between the CP pin and ground to store the energy required for gate drive of the internal NMOS pass device. Larger values of capacitance may slow start-up times, while smaller capacitance values may result in degraded dynamic performance.

Do not make any other connection to the CP pin. Loading this pin in any manner will degrade regulator performance. No external biasing may be applied to, or derived from, this pin, as permanent damage to the internal charge pump circuitry may occur.

#### 8.2.2.4 Setting the Output Voltage

The output voltage is buffered from the SET pin. The output voltage is defined as:

$$V_{OUT} = V_{SET} = (V_{FB} \times (1 + (R1 / R2)))$$

where

•  $V_{FB} = 1.2 \text{ V (typical)}$ 

• Value for R2 = 12.9 k
$$\Omega$$
 and 100 k $\Omega$ . (9)

Selecting a standard 1% resistor value of 13.3 k $\Omega$ , the resistor value for R1 is calculated from:

$$R1 = R2 \times ((V_{OUT} / V_{FB}) - 1)$$
 (10)

$$R1 = 15 k\Omega \times ((5 \text{ V} / 1.2 \text{ V}) - 1) \tag{11}$$

 $R1 = 47.5 \text{ k}\Omega \tag{12}$ 



### 8.2.2.5 Device Dissipation

Device power dissipation is defined as:

$$P_{D} = ((V_{IN} - V_{OUT}) \times I_{OUT})$$
(13)

$$P_{D} = ((5.5 \text{ V} - 5 \text{ V}) \times 0.5 \text{ A}) \tag{14}$$

$$P_{D} = 250 \text{ mW} \tag{15}$$

Given 250 mW of device power dissipation, a maximum operating junction temperature ( $T_J$ ) of 125°C, and presuming a  $R_{\theta JA}$  of 35.4°C/W, the maximum ambient temperature ( $T_A$ ) is defined as:

$$T_{A(MAX)} = T_{J(MAX)} - (P_D \times R_{\theta JA})$$
 (16)

$$T_{A(MAX)} = (125^{\circ}C - (0.25 \text{ W} \times 35.4^{\circ}\text{C/W}))$$
 (17)

$$T_{A(MAX)} = 116^{\circ}C \tag{18}$$

### 8.2.3 Application Curve



Figure 41. Start-Up Time

Product Folder Links: LP38798



# 9 Power Supply Recommendations

The LP38798 device is designed to operate from an input voltage supply range of 3 V to 20 V. The input supply must be able to supply enough current to keep the input voltage from drooping during load transients and high load current. If the input supply is noisy, additional input capacitors with low ESR can help improve the output noise performance.

# 10 Layout

### 10.1 Layout Guidelines

The dynamic performance of the LP38798 is dependant on the layout of the PCB. PCB layout practices that are adequate for typical LDOs may degrade the PSRR, noise, or transient performance of the LP38798.

Best performance is achieved by placing all of the components on the same side of the PCB as the LP38798, and as close as is practical to the LP38798 package. All component ground connections should be back to the LP38798 analog ground connection using as wide, and as short, of a copper trace as is practical. The connection from the FB pin to the  $V_{\text{SET}}$  resistors must be as short as possible as the FB pin is a high impedance input. Any trace length on the FB pin will act as an antenna.

Connections using long trace lengths, narrow trace widths, and connections through vias should be avoided. These will add parasitic inductances and resistance that results in inferior performance especially during transient conditions.

A Ground Plane, either on the opposite side of a two-layer PCB, or embedded in a multi-layer PCB, is strongly recommended. This Ground Plane serves two purposes :

- 1. Provides a circuit reference plane to assure accuracy, and
- 2. Provides a thermal plane to remove heat from the LP38798 through thermal vias under the package DAP.

### 10.2 Layout Example



### 10.3 Thermal Considerations

The value of R<sub>θJA</sub> for the 12-lead WSON package is specifically dependent on PCB copper area, copper thickness, the number of layers, and thermal vias under the exposed thermal pad (DAP). Please refer to Texas Instruments AN-1520 *A Guide to Board Layout for Best Thermal Resistance for Exposed Packages* (SNVA183) for general guidelines for mounting packages with exposed thermal pads.

Exceeding the maximum allowable power dissipation defined by the final  $R_{\theta JA}$  will cause excessive die temperature, and the regulator may go into thermal shutdown.

#### 10.4 Estimating the Junction Temperature

The EIA/JEDEC standard (JESD51-2) provides methodologies to estimate the junction temperature from external measurements ( $\Psi_{JB}$  references the temperature at the PCB, and  $\Psi_{JT}$  references the temperature at the top surface of the package) when operating under steady-state power dissipation conditions. These methodologies have been determined to be relatively independent of the copper thermal spreading area that may be attached to the package DAP when compared to the more typical  $R_{\theta JA}$ . Refer to *Application Report: Semiconductor and IC Package Thermal Metrics* (SPRA953), for specifics.



# 11 Device and Documentation Support

# 11.1 Documentation Support

#### 11.1.1 Related Documentation

For related documentation see the following:

- AN-1187 Leadless Leadframe Package (LLP), SNOA401
- A Guide to Board Layout for Best Thermal Resistance for Exposed Packages, SNVA183

#### 11.2 Trademarks

All trademarks are the property of their respective owners.

# 11.3 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# 11.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# PACKAGE OPTION ADDENDUM

13-Sep-2014

#### **PACKAGING INFORMATION**

www.ti.com

| Orderable Device    | Status | Package Type | _       | Pins | _    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|---------------------|--------|--------------|---------|------|------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                     | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| LP38798SD-ADJ/NOPB  | ACTIVE | WSON         | DNT     | 12   | 1000 | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | L00075B        | Samples |
| LP38798SDE-ADJ/NOPB | ACTIVE | WSON         | DNT     | 12   | 250  | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | L00075B        | Samples |
| LP38798SDX-ADJ/NOPB | ACTIVE | WSON         | DNT     | 12   | 4500 | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | L00075B        | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



# **PACKAGE OPTION ADDENDUM**

13-Sep-2014

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 19-Aug-2014

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
|    | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device              | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LP38798SD-ADJ/NOPB  | WSON            | DNT                | 12 | 1000 | 178.0                    | 12.4                     | 4.3        | 4.3        | 1.3        | 8.0        | 12.0      | Q1               |
| LP38798SDE-ADJ/NOPB | WSON            | DNT                | 12 | 250  | 178.0                    | 12.4                     | 4.3        | 4.3        | 1.3        | 8.0        | 12.0      | Q1               |
| LP38798SDX-ADJ/NOPB | WSON            | DNT                | 12 | 4500 | 330.0                    | 12.4                     | 4.3        | 4.3        | 1.3        | 8.0        | 12.0      | Q1               |

www.ti.com 19-Aug-2014



\*All dimensions are nominal

| 7 III dilliotto di C Tiorini di |              |                 |          |      |             |            |             |  |  |
|---------------------------------|--------------|-----------------|----------|------|-------------|------------|-------------|--|--|
| Device                          | Package Type | Package Drawing | Pins SPQ |      | Length (mm) | Width (mm) | Height (mm) |  |  |
| LP38798SD-ADJ/NOPB              | WSON         | DNT             | 12       | 1000 | 210.0       | 185.0      | 35.0        |  |  |
| LP38798SDE-ADJ/NOPB             | WSON         | DNT             | 12       | 250  | 210.0       | 185.0      | 35.0        |  |  |
| LP38798SDX-ADJ/NOPB             | WSON         | DNT             | 12       | 4500 | 367.0       | 367.0      | 35.0        |  |  |

SON (PLASTIC SMALL OUTLINE - NO LEAD)



NOTES: 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This package is designed to be soldered to a thermal pad on the board for thermal and mechanical performance. For more information, refer to QFN/SON PCB application note in literature No. SLUA271 (www.ti.com/lit/slua271).



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom Amplifiers amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u>

RFID <u>www.ti-rfid.com</u>

OMAP Applications Processors <u>www.ti.com/omap</u> TI E2E Community <u>e2e.ti.com</u>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>